Have a personal or library account? Click to login
A study on the design of D flip-flop with set and reset using GDI scheme Cover

A study on the design of D flip-flop with set and reset using GDI scheme

Open Access
|Jul 2025

Abstract

In this study, we propose a new D flip-flop (DFF) logic gate that includes a set/reset function using gate diffusion input (GDI) technology. Since this cell can be implemented with about 33% less MOS transistors than a conventional CMOS set/reset DFF, it is expected to significantly reduce the chip area occupied by sequential circuits. The cell characteristics were extracted using HSPICE, and a library for Synopsys DC, a synthesis tool, was developed. To verify the applicability of the RTL design flow, a 64-bit counter was designed, logic circuit synthesis was performed, and placement and routing (P&R) layout was performed using openROAD tool. The designed 64-bit counter showed a 22% increase in area in the sequential circuit.

Language: English
Submitted on: May 6, 2025
Published on: Jul 18, 2025
Published by: Professor Subhas Chandra Mukhopadhyay
In partnership with: Paradigm Publishing Services
Publication frequency: 1 times per year

© 2025 Seungmin Jung, published by Professor Subhas Chandra Mukhopadhyay
This work is licensed under the Creative Commons Attribution-NonCommercial-NoDerivatives 4.0 License.