Have a personal or library account? Click to login
Digital Signal Processing Algorithm for Measurement of Settling Time of High-Resolution High-Speed DACs Cover

Digital Signal Processing Algorithm for Measurement of Settling Time of High-Resolution High-Speed DACs

Open Access
|Jun 2019

References

  1. [1] D`Antona, G., Ferrero, A. (2006). Digital Signal Processing in Measurements: Theory and Applications. Springer.10.1007/0-387-28666-7
  2. [2] Shen, T., Li, H., Zhang, Q., Li, M. (2014). A novel adaptive frequency estimation algorithm based on interpolation FFT and improved adaptive notch filter. Measurement Science Review, 17 (1), 48-52.10.1515/msr-2017-0006
  3. [3] Argez, D. (2002). Weighted multipoint interpolated DFT to improve amplitude estimation of multifrequency signal. IEEE Transactions on Instrumentation and Measurements, 51 (2), 287-292.10.1109/19.997826
  4. [4] Kim, H.T., Jin, K.C., Kim, S.T., Kim, J., Choi, S.-B. (2016). 3D body scanning measurement system associated with RF imaging, zero-padding and parallel processing. Measurement Science Review, 16 (2), 77-86.10.1515/msr-2016-0011
  5. [5] Vaseghi, S.V. (2006). Advance Digital Signal Processing and Noise Reduction, Fourth Edition. Wiley.10.1002/0470094966
  6. [6] Dichev, D., Koev, H., Bakalova, T., Louda, P. (2015). A Kalman filter-based algorithm for measuring. Measurement Science Review, 15 (1), 19-26.10.1515/msr-2015-0004
  7. [7] Angrisani, L., D’Apuzzo, M., D’Arco, M. (2001). A digital signal-processing approach for phase noise measurement. IEEE Transactions on Instrumentation and Measurements, 50 (4), 930-935.10.1109/19.948302
  8. [8] Balestrieri, E. (2006). Some critical notes on DAC time domain specifications. In IEEE Instrumentation and Measurement Technology Conference, Sorrento, Italy. IEEE, 930-935.10.1109/IMTC.2006.328259
  9. [9] Kayabasi, C. (2005). Settling time measurement techniques achieving high precision at high speeds. MS Thesis, Worcester Polytechnic Institute.
  10. [10] Williams, J. (1998). Component and measurement advances ensure 16-bit DAC settling time. EDN, November, 85.
  11. [11] Williams, J. (2010). Precisely measure settling time to 1 ppm. EDN, March 4, 20-24.
  12. [12] Williams, J. (2010). Measuring wide-band amplifier settling time. EDN, August 1.
  13. [13] Kvedaras, R., Kvedaras, V., Ustinavičius, T. (2012). Measurement of settling time of high-speed D/A converters. In 19th International Conference on Mixed Design of Integrated Circuits and Systems (MIXDES 2012), Warsaw, Poland, 507-510.
  14. [14] Kvedaras, V., Kvedaras, R. (2008). The measurements of dynamic parameters of high-speed multi-bit DACs. Electronics and Electrical Engineering, 83 (3), 11-14.
  15. [15] Kvedaras, R., Kvedaras, V., Ustinavičius, T. (2011). Settling time testing of fast DACs. Acta Physica Polonica A, 119 (4), 521-527.10.12693/APhysPolA.119.521
  16. [16] Kvedaras, R., Kvedaras, V., Ustinavičius, T., Kvedarienė, A., Masiulionis, R. (2016). Investigation of digital signal processing of high-speed DACs signals for settling time testing. Universal Journal of Electrical and Electronic Engineering, 4 (2), 67-72.10.13189/ujeee.2016.040204
  17. [17] Kvedaras, R., Kvedaras, V., Ustinavičius, T., Masiulionis, R. (2017). Investigation of complex algorithm of digital signal processing of high-speed DACs signals for settling time testing. In 11th International Conference on Measurement, Smolenice, Slovakia, 71-74.10.23919/MEASUREMENT.2017.7983538
Language: English
Page range: 86 - 92
Submitted on: Jan 23, 2019
|
Accepted on: May 30, 2019
|
Published on: Jun 26, 2019
In partnership with: Paradigm Publishing Services
Publication frequency: Volume open

© 2019 Rokas Kvedaras, Vygaudas Kvedaras, Tomas Ustinavičius, Ričardas Masiulionis, published by Slovak Academy of Sciences, Institute of Measurement Science
This work is licensed under the Creative Commons Attribution-NonCommercial-NoDerivatives 3.0 License.