Have a personal or library account? Click to login
Register Transfer Level Disparity generator with Stereo Vision Cover

Register Transfer Level Disparity generator with Stereo Vision

By: Aruna Jayasena  
Open Access
|Jul 2021

Abstract

This tool can generate binary files for Xilinx FPGAs for “Stereo Vision-based disparity generation”. With related vendor tools this project can be ported to other types of FPGAs (such as Intel technology). Implementation is done using VHDL and Verilog hardware description languages. The tool is available in 3 stages 1). Functional Verification 2). Stereo Camera integration 3). Disparity Generation. Documentation is available for users who are interested in modifying for different platforms. Components that are used during physical setup are explained in the documentation and based on the requirements they can be changed. In order to use this tool, the user must have prior experience in hardware description languages, experience in Xilinx tools will be an additional advantage.

DOI: https://doi.org/10.5334/jors.339 | Journal eISSN: 2049-9647
Language: English
Submitted on: Jul 1, 2020
|
Accepted on: Jul 7, 2021
|
Published on: Jul 19, 2021
Published by: Ubiquity Press
In partnership with: Paradigm Publishing Services
Publication frequency: 1 issue per year

© 2021 Aruna Jayasena, published by Ubiquity Press
This work is licensed under the Creative Commons Attribution 4.0 License.