Have a personal or library account? Click to login
Stability of n-Bit Generalized Full Adder Circuits (GFAs). Part II Cover

Stability of n-Bit Generalized Full Adder Circuits (GFAs). Part II

By: Katsumi Wasaki  
Open Access
|Mar 2009

Abstract

We continue to formalize the concept of the Generalized Full Addition and Subtraction circuits (GFAs), define the structures of calculation units for the Redundant Signed Digit (RSD) operations, then prove its stability of the calculations. Generally, one-bit binary full adder assumes positive weights to all of its three binary inputs and two outputs. We define the circuit structure of two-types n-bit GFAs using the recursive construction to use the RSD arithmetic logical units that we generalize full adder to have both positive and negative weights to inputs and outputs. The motivation for this research is to establish a technique based on formalized mathematics and its applications for calculation circuits with high reliability.

MML identifier: GFACIRC2, version: 7.8.09 4.97.1001

DOI: https://doi.org/10.2478/v10037-008-0011-5 | Journal eISSN: 1898-9934 | Journal ISSN: 1426-2630
Language: English
Page range: 73 - 80
Published on: Mar 20, 2009
In partnership with: Paradigm Publishing Services
Publication frequency: 1 issue per year

© 2009 Katsumi Wasaki, published by University of Białystok
This work is licensed under the Creative Commons License.

Volume 16 (2008): Issue 1 (March 2008)