Have a personal or library account? Click to login
Open Access
|Mar 2014

References

  1. International Technology Roadmap for Semiconductors, pp. 88-89, 2011.
  2. G. Heinen, R. J. Stierman, D. Edwards, and L. Nye, “Wire Bonds Over Active Circuits”, in Proceedings of Electronic Components and Technology Conference, 1994, pp. 922–928.
  3. M. Tagami, H. Ohtake, M. Abe, F. Ito, T. Takeuchi, K. Ohto, T. Usami, M. Suzuki, T. Suzuki, N. Sashida, Y. Hayashi, “Comprehensive Process Design for Low-cost Chip Packaging With Circuit-under-pad (CUP) Structure in Porous-SiOCH Film”, in IEEE International Interconnect Technology Conference, 2005, pp. 12-14.
  4. M. Tagami, F. Ito, N. Inoue, Y. Hayashi, “Material and Structure Designs for Reliable Quad Flat-Package for Scaled-Down Ultra Large Scale Integrations with Porous Low Interconnects”, IEEE Transactions on Components, Packaging and Manufacturing Technology, vol. 3, no. 3, pp. 384-390, 2013.10.1109/TCPMT.2012.2220770
  5. S. Hunter, J. Martinez, C. Salas, M. Salas, J. Schofield, S. Sheffield, K. Wilkins, B. Rasmussen, T. Ruud, V. McBride, “Use of Harsh Wafer Probing to Evaluate Traditional and CUP Bond Pad Structures”, IEEE Transactions on Components, Packaging and Manufacturing Technology, vol. 3, no. 4, pp. 1-8, 2013.10.1109/TCPMT.2012.2236384
  6. Ming-Dou Ker, Jeng-Jie Peng, “Fully Process Compatible Layout Design on Bond Pad to Improve Wire Bond Reliability in CMOS ICs”, IEEE Transactions on Electron Devices, vol. 25, no. 2, pp. 309-316, 2002.10.1109/TCAPT.2002.1010022
  7. Lim Chee Chian and Goh koh Hoo, “AuAg Alloy Wire Bonding Process Capability and Reliability Assessment”, in 11th International Symposium on Advanced Packaging Materials: Processes, Properties and Interface, 2006, p. 158.
  8. Wei-Sun Loh, M. Corfield, Hua Lu, S. Hogg, T. Tilford, C.M. Johnson, “Wire Bond Reliability for Power Electronic Modules-Effect of Bonding Temperature”, in International Conference on Thermal, Mechanical and Multi-Physics Simulation Experiments in Microelectronics and Micro-Systems, 2007, pp. 1-6.
  9. M.J. McCracken, Hyoung Joon Kim, M. Mayer, J. Persic, June Sub Hwang, Jeong-Tak Moon, “Assessing Au-Al wire bond reliability using integrated stress sensors”, in 12th IEEE Intersociety Conference on Thermal and Thermo-mechanical Phenomena in Electronic Systems, 2010, pp. 1-9.10.1109/ITHERM.2010.5501278
  10. J. Goehre, U. Geissler, M. Schneider-Ramelow, K. Lang, “Influence of Bonding Parameters on the Reliability of Heavy Wire Bonds on Power Semiconductors”, in 7th International Conference on Integrated Power Electronics Systems, 2012, pp. 1-6.
  11. UMC-Fab 0.5 μm 5 V/18 V Polycide Process Design Rules, 2006.
  12. Advanced Design System (ADS) software, Agilent Technologies, Ver. 2009.
  13. O. Malik, F. J. De la Hidalga-W, “Device Application of Non-equilibrium MOS Capacitors Fabricated on High Resistivity Silicon”, International Journal on Smart Sensing and Intelligent Systems, vol. 4, no. 4, pp. 686-697, 2011.10.21307/ijssis-2017-463
  14. N. Eidenberger and B. G. Zagar, “Capacitive Sensor Design Utilizing Conformal Mapping Methods”, International Journal on Smart Sensing and Intelligent Systems, vol. 5, no. 1, pp. 36-56, 2012.10.21307/ijssis-2017-469
  15. Jon Barth, Koen Verhaege, Leo G. Henry, John Richner, “TLP Calibration, Correlation, Standards and New Techniques”, in 22nd EOS/ESD Symposium, 2000, pp. 85-96.
  16. D. Bonfert, H. Wolf, H. Gieser, P. Svasta, A. Romanescu, E. Cazacu, “Transmission Line Pulse Stress on Thick Film Resistors”, in 30th International Spring Seminar on Electronics Technology, 2007, pp. 70-75.10.1109/ISSE.2007.4432823
  17. D. Linten, S. Thijs, A. Griffoni, M. Scholz, S.-H. Chen, D. Lafonteese, V. Vashchenko, M. Sawada, A. Concannon, P. Hopper, P. Jansen and G. Groeseneken, “HBM parameter extraction and transient safe operating area”, in 32nd EOS/ESD Symposium, 2010, pp. 1-8.
  18. A.P. Herlambang, Gene Sheu, Shao-Ming Yang, P.T. Sulistyanto, Shang-Hui Tu, Jin-Shyong Jan, Yeh-Ning Jou, Chia-Wei Hung, “ESD simulation on GGnMOS for 40V BCD”, in IEEE Region 10 Conference (TENCON), 2010, pp. 80-83.10.1109/TENCON.2010.5685874
  19. Shen-Li Chen and Guan-Jhong Chen, “Evaluating nMOSFET ESD Protection Designs: An Overview”, Applied Mechanics and Materials, vols. 268-270, pp. 1357-1360, 2013.
  20. Ming-Dou Ker, “Whole-Chip ESD Protection Design with Efficient Vdd-to-Vss ESD Clamp Circuits for Submicron CMOS VLSI”, IEEE Transaction on Electron Devices, vol. 46, no. 1, pp. 173-183, 1999.10.1109/16.737457
  21. Jen-Chou Tseng, Chung-Ti Hsu, Chia-Ku Tsai, Yu-Ching Liao, Ming-Dou Ker, “ ESD Protection Design for Low Trigger Voltage and High Latch-up Immunity”, in 17th IEEE International Symposium on the Physical and Failure Analysis of Integrated Circuits (IPFA), 2010, pp. 1-4.10.1109/IPFA.2010.5532307
  22. Ming-Dou Ker, Wei-Jen Chang, Chang-Tzu Wang, Wen-Yi Chen, “ESD Protection for Mixed-Voltage I/O in Low Voltage Thin-Oxide CMOS”, in IEEE International Solid-State Circuits Conference, 2006, pp. 2230-2237.10.1109/ISSCC.2006.1696284
  23. Hang Fan, Lingli Jiang, Bo Zhang, “A Simple and Effective ESD Protection Structure for High-voltage-tolerant I/O pad”, in International Conference on Communications, Circuits and Systems, 2010, pp. 605-608.10.1109/ICCCAS.2010.5581922
  24. H. Jin, S.R. Dong, M. Miao, J. Wu, F. Ma, J.K. Luo, J.J. Liou, “Whole chip ESD protection for 2.4 GHz LNA”, in International Conference of Electron Devices and Solid-State Circuits, 2011, pp. 1-2.10.1109/EDSSC.2011.6117571
Language: English
Page range: 196 - 213
Submitted on: Nov 12, 2013
Accepted on: Feb 25, 2014
Published on: Mar 11, 2014
Published by: Professor Subhas Chandra Mukhopadhyay
In partnership with: Paradigm Publishing Services
Publication frequency: 1 times per year

© 2014 Shen-Li Chen, Yang-Shiung Cheng, published by Professor Subhas Chandra Mukhopadhyay
This work is licensed under the Creative Commons Attribution-NonCommercial-NoDerivatives 4.0 License.